#### **Features** - Low-Voltage and Standard-Voltage Operation - 2.7 (V<sub>CC</sub> = 2.7V to 5.5V) - 1.8 (V<sub>CC</sub> = 1.8V to 5.5V) - Low-Power Devices (I<sub>SB</sub> = 2 µA at 5.5V) Available - Internally Organized 4096 x 8, 8192 x 8 - 2-Wire Serial Interface - · Schmitt Trigger, Filtered Inputs for Noise Suppression - · Bidirectional Data Transfer Protocol - · 100 kHz (1.8V, 2.5V, 2.7V) and 400 kHz (5V) Clock Rate - · Write Protect Pin for Hardware Data Protection - · 32-Byte Page Write Mode (Partial Page Writes Allowed) - Self-Timed Write Cycle (10 ms max) - High Reliability - Endurance: 1 Million Write Cycles - Data Retention: 100 Years - Automotive Grade and Extended Temperature Devices Available - 8-Pin JEDEC PDIP, 8-Pin JEDEC SOIC, 8-Pin EIAJ SOIC, and 8-pin TSSOP Packages The AT24C32/64 provides 32,768/65,536 bits of serial electrically erasable and programmable read only memory (EEPROM) organized as 4096/8192 words of 8 bits each. The device's cascadable feature allows up to 8 devices to share a common 2-wire bus. The device is optimized for use in many industrial and commercial applications where low power and low voltage operation are essential. The AT24C32/64 is available in space saving 8-pin JEDEC PDIP, 8-pin JEDEC SOIC, 8-pin EIAJ SOIC, and 8-pin TSSOP (AT24C64) packages and is accessed via a 2-wire serial interface. In addition, the entire family is available in 2.7V (2.7V to 5.5V) and 1.8V (1.8V to 5.5V) versions. # 2-Wire Serial EEPROM 32K (4096 x 8) 64K (8192 x 8) AT24C32 AT24C64 ### Pin Configurations | Pin Name | Function | | | | | |----------|--------------------|--|--|--|--| | A0 - A2 | Address Inputs | | | | | | SDA | Serial Data | | | | | | SCL | Serial Clock Input | | | | | | WP | Write Protect | | | | | ### Absolute Maximum Ratings\* | Operating Temperature55°C to +125°C | |--------------------------------------------------------| | Storage Temperature65°C to +150°C | | Voltage on Any Pin with Respect to Ground1.0V to +7.0V | | Maximum Operating Voltage | | DC Output Current | \*NOTICE: Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ### **Block Diagram** ## Pin Description **SERIAL CLOCK (SCL):** The SCL input is used to positive edge clock data into each EEPROM device and negative edge clock data out of each device. **SERIAL DATA (SDA):** The SDA pin is bidirectional for serial data transfer. This pin is open-drain driven and may be wire-ORed with any number of other open-drain or open collector devices. **DEVICE/PAGE ADDRESSES (A2, A1, A0):** The A2, A1 and A0 pins are device address inputs that are hard wired or left not connected for hardware compatibility with AT24C16. When the pins are hardwired, as many as eight 32K/64K devices may be addressed on a single bus system (device addressing is discussed in detail under the Device Addressing section). When the pins are not hardwired, the default $A_2$ , $A_1$ , and $A_0$ are zero. WRITE PROTECT (WP): The write protect input, when tied to GND, allows normal write operations. When WP is tied high to $V_{CC}$ , all write operations to the upper quandrant (8/16K bits) of memory are inhibited. If left unconnected, WP is internally pulled down to GND. # Memory Organization AT24C32/64, 32K/64K SERIAL EEPROM: The 32K/64K is internally organized as 256 pages of 32 bytes each. Random word addressing requires a 12/13 bit data word address. # Pin Capacitance<sup>(1)</sup> Applicable over recommended operating range from $T_A = 25$ °C, f = 1.0 MHz, $V_{CC} = +1.8$ V. | Symbol | Test Condition | Max | Units | Conditions | | |------------------|----------------------------------------------------------------------------|-----|-------|----------------------|--| | C <sub>I/O</sub> | Input/Output Capacitance (SDA) | 8 | pF | V <sub>VO</sub> = 0V | | | C <sub>IN</sub> | Input Capacitance (A <sub>0</sub> , A <sub>1</sub> , A <sub>2</sub> , SCL) | 6 | pF | V <sub>IN</sub> = 0V | | Note: 1. This parameter is characterized and is not 100% tested. #### **DC Characteristics** Applicable over recommended operating range from: $T_{AI}$ = -40°C to +85°C, $V_{CC}$ = +1.8V to +5.5V, $T_{AC}$ = 0°C to +70°C, $V_{CC}$ = +1.8V to +5.5V (unless otherwise noted). | Symbol | Parameter | Test Condition | | Min | Тур | Max | Units | |-------------------------|----------------------------------|-------------------------------------------------------|------------------------------------------------------|-----------------------|------|-----------------------|-------| | V <sub>CC1</sub> | Supply Voltage | | | 1.8 | | 5.5 | V | | V <sub>CC2</sub> | Supply Voltage | | | 2.5 | | 5.5 | V | | V <sub>CC3</sub> | Supply Voltage | | | 2.7 | | 5.5 | V | | V <sub>CC4</sub> | Supply Voltage | | | 4.5 | | 5.5 | V | | I <sub>CC1</sub> | Supply Current | V <sub>CC</sub> = 5.0V | READ at 100 kHz | | 0.4 | 1.0 | mA | | I <sub>CC2</sub> | Supply Current | V <sub>CC</sub> = 5.0V | WRITE at 100 kHz | | 2.0 | 3.0 | mA | | | Standby Current | V <sub>CC</sub> = 1.8V | V = V = 55 V | | | 0.1 | μА | | SB1 | (1.8V option) | V <sub>CC</sub> = 5.5V | V <sub>IN</sub> = V <sub>CC</sub> or V <sub>SS</sub> | | | 2.0 | | | I <sub>SB2</sub> Standi | Standby Current | V <sub>CC</sub> = 2.5V | V - V V | | | 0.5 | μА | | | (2.5V option) | V <sub>CC</sub> = 5.5V | V <sub>IN</sub> = V <sub>CC</sub> or V <sub>SS</sub> | | | 2.0 | | | I <sub>SB3</sub> | Standby Current<br>(2.7V option) | V <sub>CC</sub> = 2.7V | V = V = 55 V | | | 0.5 | μА | | | | V <sub>CC</sub> = 5.5V | V <sub>IN</sub> = V <sub>CC</sub> or V <sub>SS</sub> | | | 2.0 | | | I <sub>SB4</sub> | Standby Current<br>(5V option) | V <sub>CC</sub> = 4.5 - 5.5V | V <sub>IN</sub> = V <sub>CC</sub> or V <sub>SS</sub> | | 20 | 35 | μА | | ILI | Input Leakage<br>Current | V <sub>IN</sub> = V <sub>CC</sub> or V <sub>SS</sub> | | | 0.10 | 3.0 | μА | | I <sub>LO</sub> | Output Leakage<br>Current | V <sub>OUT</sub> = V <sub>CC</sub> or V <sub>SS</sub> | | | 0.05 | 3.0 | μА | | V <sub>IL</sub> | Input Low Level <sup>(1)</sup> | | | -0.6 | | V <sub>CC</sub> x 0.3 | V | | V <sub>IH</sub> | Input High Level <sup>(1)</sup> | | | V <sub>cc</sub> x 0.7 | | V <sub>CC</sub> + 0.5 | V | | V <sub>OL2</sub> | Output Low Level | V <sub>CC</sub> = 3.0V | I <sub>OL</sub> = 2.1 mA | | | 0.4 | V | | V <sub>OL1</sub> | Output Low Level | V <sub>CC</sub> = 1.8V | I <sub>OL</sub> = 0.15 mA | | | 0.2 | ٧ | Note: 1. $V_{IL}$ min and $V_{IH}$ max are reference only and are not tested. #### AC Characteristics Applicable over recommended operating range from $T_A = -40^{\circ}\text{C}$ to +85°C, $V_{CC} = +1.8\text{V}$ to +5.5V, CL = 1 TTL Gate and 100 pF (unless otherwise noted). | | | 1.8- | 1.8-volt | | 2.5-volt | 5.0-volt | | | |--------------------------|------------------------------------------------------------------------------|------|----------|-----|----------|----------|-----|-----------------| | Symbol | Parameter | Min | Max | Min | Max | Min | Max | Units | | f <sub>SCL</sub> | Clock Frequency, SCL | | 100 | | 100 | | 400 | kHz | | t <sub>LOW</sub> | Clock Pulse Width Low | 4.7 | | 4.7 | | 1.2 | | μs | | t <sub>HIGH</sub> | Clock Pulse Width High | 4.0 | | 4.0 | | 0.6 | | μs | | tı | Noise Suppression Time <sup>(1)</sup> | | 100 | | 100 | | 50 | ns | | t <sub>AA</sub> | Clock Low to Data Out Valid | 0.1 | 4.5 | 0.1 | 4.5 | 0.1 | 0.9 | μs | | t <sub>BUF</sub> | Time the bus must be free before a new transmission can start <sup>(1)</sup> | 4.7 | | 4.7 | | 1.2 | | μs | | t <sub>HD.STA</sub> | Start Hold Time | 4.0 | | 4.0 | | 0.6 | | μs | | t <sub>su.sta</sub> | Start Set-up Time | 4.7 | | 4.7 | | 0.6 | | μs | | t <sub>HD.DAT</sub> | Data In Hold Time | 0 | | 0 | | 0 | | μs | | t <sub>SU.DAT</sub> | Data In Set-up Time | 200 | | 200 | | 100 | | ns | | t <sub>R</sub> | Inputs Rise Time <sup>(1)</sup> | | 1.0 | | 1.0 | | 0.3 | μs | | t <sub>F</sub> | Inputs Fall Time <sup>(1)</sup> | | 300 | | 300 | | 300 | ns | | t <sub>su.sto</sub> | Stop Set-up Time | 4.7 | | 4.7 | | 0.6 | | μs | | t <sub>DH</sub> | Data Out Hold Time | 100 | | 100 | | 50 | | ns | | t <sub>WR</sub> | Write Cycle Time | | 20 | | 10 | | 10 | ms | | Endurance <sup>(1)</sup> | 5.0V, 25°C, Page Mode | 1M | | 1M | | 1M | | Write<br>Cycles | Note: 1. This parameter is characterized and is not 100% tested. ## **Device Operation** **CLOCK and DATA TRANSITIONS:** The SDA pin is normally pulled high with an external device. Data on the SDA pin may change only during SCL low time periods (refer to Data Validity timing diagram). Data changes during SCL high periods will indicate a start or stop condition as defined below. **START CONDITION:** A high-to-low transition of SDA with SCL high is a start condition which must precede any other command (refer to Start and Stop Definition timing diagram). **STOP CONDITION:** A low-to-high transition of SDA with SCL high is a stop condition. After a read sequence, the stop command will place the EEPROM in a standby power mode (refer to Start and Stop Definition timing diagram). **ACKNOWLEDGE:** All addresses and data words are serially transmitted to and from the EEPROM in 8-bit words. The EEPROM sends a zero during the ninth clock cycle to acknowledge that it has received each word. **STANDBY MODE:** The AT24C32/64 features a low power standby mode which is enabled: a) upon power-up and b) after the receipt of the STOP bit and the completion of any internal operations. **MEMORY RESET:** After an interruption in protocol, power loss or system reset, any 2-wire part can be reset by following these steps: - (a) Clock up to 9 cycles, (b) look for SDA high in each cycle while SCL is high and then - (c) create a start condition as SDA is high. # **Bus Timing** SCL: Serial Clock, SDA: Serial Data I/O # **Write Cycle Timing** SCL: Serial Clock, SDA: Serial Data I/O Note: 1. The write cycle time t<sub>WR</sub> is the time from a valid stop condition of a write sequence to the end of the internal clear/write cycle. # **Data Validity** # Start and Stop Definition # Output Acknowledge