# MC100LVEL16 # 3.3V ECL Differential Receiver #### Description The MC100LVEL16 is a differential receiver. The device is functionally equivalent to the EL16 device, operating from a 3.3 V supply. The LVEL16 exhibits a wider VIHCMR range than its EL16 counterpart. With output transition times and propagation delays comparable to the EL16 the LVEL16 is ideally suited for interfacing with high frequency sources at 3.3 V supplies. Under open input conditions, the Q input will be pulled down to V<sub>EE</sub> and the $\overline{Q}$ input will be biased to $V_{CC}/2$ . This condition will force the The VBB pin, an internally generated voltage supply, is available to this device only. For single-ended input conditions, the unused differential input is connected to V<sub>BB</sub> as a switching reference voltage. V<sub>BB</sub> may also rebias AC coupled inputs. When used, decouple V<sub>BB</sub> and VCC via a 0.01 µF capacitor and limit current sourcing or sinking to 0.5 mA. When not used, VBB should be left open. #### **Features** - 300 ps Propagation Delay - High Bandwidth Output Transitions - · The 100 Series Contains Temperature Compensation - PECL Mode Operating Range: V<sub>CC</sub> = 3.0 V to 3.8 V with $V_{EE} = 0 \text{ V}$ - NECL Mode Operating Range: V<sub>CC</sub> = 0 V with $V_{EE} = -3.0 \text{ V}$ to -3.8 V - Internal Input Pulldown Resistors on D, Pullup and Pulldown Resistors on D - Q Output will Default LOW with Inputs Open or at V<sub>EE</sub> - These Devices are Pb–Free, Halogen Free/BFR Free and are RoHS Compliant ## ON Semiconductor® www.onsemi.com ### MARKING **DIAGRAMS\*** **D SUFFIX CASE 751** TSSOP-8 DT SUFFIX CASE 948R MN SUFFIX CASE 506AA A = Assembly Location L = Wafer Lot = Year W = Work Week M = Date Code = Pb-Free Package (Note: Microdot may be in either location) \*For additional marking information, refer to Application Note AND8002/D. Figure 1. Logic Diagram and Pinout Assignment ## Table 1. PIN DESCRIPTION | PIN | FUNCTION | |-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | D, D | ECL Data Inputs | | Q, Q | ECL Data Outputs | | V <sub>BB</sub> | Reference Voltage Output | | Vcc | Positive Supply | | V <sub>EE</sub> | Negative Supply | | NC | No Connect | | EP | (DFN8 only) Thermal exposed pad<br>must be connected to a sufficient<br>thermal conduit. Electrically connect<br>to the most negative supply (GND) or<br>leave unconnected, floating open. | **Table 2. ATTRIBUTES** | Characte | Value | | | | | | | |-------------------------------------------------------------------|------------------------------------------------------------------|-------------------------------|--|--|--|--|--| | Internal Input Pulldown Resistor | 75 kΩ | | | | | | | | Internal Input Pullup Resistor | 75 kΩ | | | | | | | | ESD Protection | D Protection Human Body Model Machine Model Charged Device Model | | | | | | | | Moisture Sensitivity, Indefinite Tim<br>Pb-Free Packages (Note 1) | e out of Drypack,<br>SOIC-8<br>TSSOP-8<br>DFN8 | Level 1<br>Level 3<br>Level 1 | | | | | | | Flammability Rating | UL 94 V-0 @ 0.125 in | | | | | | | | Transistor Count | 79 | | | | | | | | Meets or Exceeds JEDEC Spec EIA/JESD78 IC Latchup Test | | | | | | | | <sup>1.</sup> Refer to Application Note AND8003/D for additional information. **Table 3. MAXIMUM RATINGS** | Symbol | Parameter | Condition 1 | Condition 2 | Rating | Unit | |------------------|----------------------------------------------------|------------------------------------------------|-----------------------------------------------------------------------|-------------------|----------| | V <sub>CC</sub> | PECL Mode Power Supply | V <sub>EE</sub> = 0 V | | 8 to 0 | V | | V <sub>EE</sub> | NECL Mode Power Supply | V <sub>CC</sub> = 0 V | | -8 to 0 | V | | VI | PECL Mode Input Voltage<br>NECL Mode Input Voltage | V <sub>EE</sub> = 0 V<br>V <sub>CC</sub> = 0 V | $\begin{array}{l} V_{I} \leq V_{CC} \\ V_{I} \geq V_{EE} \end{array}$ | 6 to 0<br>-6 to 0 | V<br>V | | l <sub>out</sub> | Output Current | Continuous<br>Surge | | 50<br>100 | mA<br>mA | | I <sub>BB</sub> | V <sub>BB</sub> Sink/Source | | | ± 0.5 | mA | | T <sub>A</sub> | Operating Temperature Range | | | -40 to +85 | °C | | T <sub>stg</sub> | Storage Temperature Range | | | -65 to +150 | °C | | $\theta_{JA}$ | Thermal Resistance (Junction-to-Ambient) | 0 LFPM<br>500 LFPM | SO-8<br>SO-8 | 190<br>130 | °C/W | | θ <sub>JC</sub> | Thermal Resistance (Junction-to-Case) | Standard Board | SO-8 | 41 to 44 ± 5% | °C/W | | $\theta_{JA}$ | Thermal Resistance (Junction-to-Ambient) | 0 LFPM<br>500 LFPM | TSSOP-8<br>TSSOP-8 | 185<br>140 | °C/W | | θ <sub>JC</sub> | Thermal Resistance (Junction-to-Case) | Standard Board | TSSOP-8 | 41 to 44 ± 5% | °C/W | | $\theta_{JA}$ | Thermal Resistance (Junction-to-Ambient) | 0 lfpm<br>500 lfpm | DFN8<br>DFN8 | 129<br>84 | °C/W | | T <sub>sol</sub> | Wave Solder Pb-Free | <2 to 3 sec @ 248°C<br><2 to 3 sec @ 260°C | | 265<br>265 | °C | | θ <sub>JC</sub> | Thermal Resistance (Junction-to-Case) | (Note 2) | DFN8 | 35 to 40 | °C/W | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. 2. JEDEC standard multilayer board – 2S2P (2 signal, 2 power) Table 4. LVPECL DC CHARACTERISTICS V<sub>CC</sub> = 3.3 V; V<sub>EE</sub> = 0.0 V (Note 3) | | | -40°C | | 25°C | | | 85°C | | | | | |-----------------|-------------------------------------------------------------------------------------------------|-------------|------|------|-------------|------|------------|-------------|------|------------|----------| | Symbol | Characteristic | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | I <sub>EE</sub> | Power Supply Current | | 17 | 23 | | 17 | 23 | | 18 | 24 | mA | | V <sub>OH</sub> | Output HIGH Voltage (Note 4) | 2215 | 2295 | 2420 | 2275 | 2345 | 2420 | 2275 | 2345 | 2420 | mV | | V <sub>OL</sub> | Output LOW Voltage (Note 4) | 1470 | 1605 | 1745 | 1490 | 1595 | 1680 | 1490 | 1595 | 1680 | mV | | V <sub>IH</sub> | Input HIGH Voltage (Single-Ended) | 2135 | | 2420 | 2135 | | 2420 | 2135 | | 2420 | mV | | V <sub>IL</sub> | Input LOW Voltage (Single-Ended) | 1490 | | 1825 | 1490 | | 1825 | 1490 | | 1825 | mV | | $V_{BB}$ | Output Voltage Reference | 1.92 | | 2.04 | 1.92 | | 2.04 | 1.92 | | 2.04 | ٧ | | VIHCMR | Input HIGH Voltage Common Mode<br>Range (Differential) (Note 5)<br>Vpp < 500 mV<br>Vpp ≧ 500 mV | 1.2 | | 2.9 | 1.1 | | 2.9<br>2.9 | 1.1 | | 2.9<br>2.9 | v<br>v | | I <sub>IH</sub> | Input HIGH Current | | | 150 | | | 150 | | | 150 | μA | | I <sub>IL</sub> | Input LOW Current D | 0.5<br>-600 | | | 0.5<br>-600 | | | 0.5<br>-600 | | | μA<br>μA | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. - Input and output parameters vary 1:1 with V<sub>CC</sub>. V<sub>EE</sub> can vary ±0.3 V. - Outputs are terminated through a 50 Ω resistor to V<sub>CC</sub> = 2 V. - VIHCMR min varies 1:1 with VEE, max varies 1:1 with VCC. The VIHCMR range is referenced to the most positive side of the differential input signal. Normal operation is obtained if the HIGH level falls within the specified range and the peak-to-peak voltage lies between V<sub>PP</sub>min and 1 V. Table 5. LVNECL DC CHARACTERISTICS V<sub>CC</sub> = 0.0 V; V<sub>EE</sub> = -3.3 V (Note 6) | | | -40°C | | | 25°C | | | 85°C | | | | |-----------------|-------------------------------------------------------------------------------------------------|--------------|-------|--------------|--------------|-------|--------------|--------------|-------|--------------|----------| | Symbol | Characteristic | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | I <sub>EE</sub> | Power Supply Current | | 17 | 23 | | 17 | 23 | | 18 | 24 | mA | | V <sub>OH</sub> | Output HIGH Voltage (Note 7) | -1085 | -1005 | -880 | -1025 | -955 | -880 | -1025 | -955 | -880 | mV | | V <sub>OL</sub> | Output LOW Voltage (Note 7) | -1830 | -1695 | -1555 | -1810 | -1705 | -1620 | -1810 | -1705 | -1620 | mV | | V <sub>IH</sub> | Input HIGH Voltage (Single-Ended) | -1165 | | -880 | -1165 | | -880 | -1165 | | -880 | mV | | V <sub>IL</sub> | Input LOW Voltage (Single-Ended) | -1810 | | -1475 | -1810 | | -1475 | -1810 | | -1475 | mV | | V <sub>BB</sub> | Output Voltage Reference | -1.38 | | -1.26 | -1.38 | | -1.26 | -1.38 | | -1.26 | ٧ | | VIHCMR | Input HIGH Voltage Common Mode<br>Range (Differential) (Note 8)<br>Vpp < 500 mV<br>Vpp ≧ 500 mV | -2.1<br>-1.8 | | -0.4<br>-0.4 | -2.2<br>-1.9 | | -0.4<br>-0.4 | -2.2<br>-1.9 | | -0.4<br>-0.4 | v<br>v | | I <sub>IH</sub> | Input HIGH Current | | | 150 | | | 150 | | | 150 | μA | | I <sub>IL</sub> | Input LOW Current DDD | 0.5<br>-600 | | | 0.5<br>-600 | | | 0.5<br>-600 | | | μA<br>μA | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. - Input and output parameters vary 1:1 with V<sub>CC</sub>. V<sub>EE</sub> can vary ±0.3 V. Outputs are terminated through a 50 Ω resistor to V<sub>CC</sub> 2 V. V<sub>IHCMR</sub> min varies 1:1 with V<sub>EE</sub>, max varies 1:1 with V<sub>CC</sub>. The V<sub>IHCMR</sub> range is referenced to the most positive side of the differential input signal. Normal operation is obtained if the HIGH level falls within the specified range and the peak-to-peak voltage lies between V<sub>PP</sub>min and 1 V. Table 6. AC CHARACTERISTICS V<sub>CC</sub>= 3.3 V; V<sub>EE</sub>= 0.0 V or V<sub>CC</sub>= 0.0 V; V<sub>EE</sub>= -3.3 V (Note 9) | | | -40°C | | | 25°C | | | 85°C | | | | |--------------------------------------|-------------------------------------------------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------| | Symbol | Characteristic | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | f <sub>max</sub> | Maximum Toggle Frequency | | 1.75 | | | 1.75 | | | 1.75 | | GHz | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay to Output Differential Single-Ended | 150<br>100 | 275<br>275 | 400<br>450 | 225<br>175 | 300<br>300 | 375<br>425 | 240<br>190 | 315<br>315 | 390<br>440 | ps | | t <sub>SKEW</sub> | Duty Cycle Skew (Differential) (Note 10) | | 5 | 30 | | 5 | 20 | | 5 | 20 | ps | | UITTER | Random Clock Jitter (RMS) | | 0.7 | | | 0.7 | | | 0.7 | | ps | | $V_{PP}$ | Input Swing (Note 11) | 150 | | 1000 | 150 | | 1000 | 150 | | 1000 | mV | | t <sub>r</sub><br>t <sub>f</sub> | Output Rise/Fall Times Q<br>(20% - 80%) | 120 | 220 | 320 | 120 | 220 | 320 | 120 | 220 | 320 | ps | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. 9. V<sub>EE</sub> can vary ±0.3 V. - 10. Duty cycle skew is the difference between a t<sub>PLH</sub> and t<sub>PHL</sub> propagation delay through a device. - 11. Vpp(min) is minimum input swing for which AC parameters guaranteed. The device has a DC gain of ≈40. Figure 2. Typical Termination for Output Driver and Device Evaluation (See Application Note AND8020/D – Termination of ECL Logic Devices.) ### ORDERING INFORMATION | Device | Package | Shipping <sup>†</sup> | |------------------|----------------------|-----------------------| | MC100LVEL16DG | SO-8<br>(Pb-Free) | 98 Units / Rail | | MC100LVEL16DR2G | SO-8<br>(Pb-Free) | 2500 Tape & Reel | | MC100LVEL16DTG | TSSOP-8<br>(Pb-Free) | 100 Units / Rail | | MC100LVEL16DTR2G | TSSOP-8<br>(Pb-Free) | 2500 Tape & Reel | | MC100LVEL16MNR4G | DFN8<br>(Pb-Free) | 1000 / Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. #### Resource Reference of Application Notes AN1405/D - ECL Clock Distribution Techniques AN1406/D - Designing with PECL (ECL at +5.0 V) AN1503/D - ECLinPS™ I/O SPiCE Modeling Kit AN1504/D - Metastability and the ECLinPS Family AN1568/D - Interfacing Between LVDS and ECL AN1566/D - Interracing Between LVDS and ECL AN1672/D - The ECL Translator Guide AND8001/D - Odd Number Counters Design AND8002/D - Marking and Date Codes AND8020/D - Termination of ECL Logic Devices AND8066/D - Interfacing with ECLinPS AND8090/D - AC Characteristics of ECL Devices