## 256-Position and 33-Position Digital Potentiometers ### AD5200/AD5201 FEATURES AD5200 – 256-Position AD5201 – 33-Position 10 k $\Omega$ , 50 k $\Omega$ 3-Wire SPI-Compatible Serial Data Input Single Supply 2.7 V to 5.5 V or Dual Supply $\pm$ 2.7 V for AC or Bipolar Operations Internal Power-On Midscale Preset #### **APPLICATIONS** Mechanical Potentiometer Replacement Instrumentation: Gain, Offset Adjustment Programmable Voltage-to-Current Conversion Programmable Filters, Delays, Time Constants Line Impedance Matching #### GENERAL DESCRIPTION The AD5200 and AD5201 are programmable resistor devices, with 256 positions and 33 positions respectively, that can be digitally controlled through a 3-wire SPI serial interface. The terms programmable resistor, variable resistor (VR), and RDAC are commonly used interchangeably to refer to digital potentiometers. These devices perform the same electronic adjustment function as a potentiometer or variable resistor. Both AD5200/AD5201 contain a single variable resistor in the compact MSOP package. Each device contains a fixed wiper resistance at the wiper contact that taps the programmable resistance at a point determined by a digital code. The code is loaded in the serial input register. The resistance between the wiper and either end point of the programmable resistor varies linearly with respect to the digital code transferred into the VR latch. Each variable resistor offers a completely programmable value of resistance, between the A terminal and the wiper, or the B terminal and the wiper. The fixed A-to-B terminal resistance of $10 \text{ k}\Omega$ or $50 \text{ k}\Omega$ #### FUNCTIONAL BLOCK DIAGRAM has a nominal temperature coefficient of 500 ppm/°C. The VR has a VR latch that holds its programmed resistance value. The VR latch is updated from an SPI-compatible serial-to-parallel shift register that is loaded from a standard 3-wire serial-input digital interface. Eight data bits for the AD5200 and six data bits for the AD5201 make up the data word that is clocked into the serial input register. The internal preset forces the wiper to the midscale position by loading 80H and 10H into AD5200 and AD5201 VR latches respectively. The SHDN pin forces the resistor to an end-to-end open-circuit condition on the A terminal and shorts the wiper to the B terminal, achieving a microwatt power shutdown state. When SHDN is returned to logic high, the previous latch setting puts the wiper in the same resistance setting prior to shutdown. The digital interface is still active during shutdown so that code changes can be made that will produce a new wiper position when the device is returned from shutdown. All parts are guaranteed to operate over the extended industrial temperature range of -40°C to +85°C. ### AD5200/AD5201—SPECIFICATIONS # AD5200 ELECTRICAL CHARACTERISTICS $(V_{DD}=5~V~\pm~10\%,~or~3~V~\pm~10\%,~V_{SS}=0~V,~V_A=+V_{DD},~V_B=0~V,~-40^{\circ}C < T_A < +85^{\circ}C$ unless otherwise noted.) | Parameter | Symbol | Conditions | Min | Typ <sup>1</sup> | Max | Unit | |-----------------------------------------------------|--------------------------|-----------------------------------------------------------------------------------------------|-------|------------------|----------|--------| | DC CHARACTERISTICS RHEOSTAT M | ODE | | | | | | | Resistor Differential Nonlinearity 2 | R-DNL | $R_{WB}$ , $V_A = No Connect$ | -1 | ±0.25 | +1 | LSB | | Resistor Integral Nonlinearity 2 | R-INL | $R_{WB}$ , $V_A = No Connect$ | -2 | $\pm 0.5$ | +2 | LSB | | Nominal Resistor Tolerance 3 | $\Delta R_{AB}$ | T <sub>A</sub> = 25°C | -30 | | +30 | % | | Resistance Temperature Coefficient | $R_{AB}/\Delta T$ | V <sub>AB</sub> = V <sub>DD</sub> , Wiper = No Connect | | 500 | | ppm/°C | | WiperResistance | R <sub>w</sub> | $V_{DD} = 5 \text{ V}$ | | 50 | 100 | Ω | | DC CHARACTERISTICS POTENTIOMI | ETER DIVIDER | MODE (Specifications apply to all VRs.) | | | | | | Resolution | N | | 8 | | | Bits | | Differential Nonlinearity 4 | DNL | | -1 | $\pm 1/4$ | +1 | LSB | | Integral Nonlinearity 4 | INL | | -2 | $\pm 1/2$ | +2 | LSB | | Voltage Divider Temperature Coefficient | $\Delta V_W/\Delta T$ | Code = 80 H | | 5 | | ppm/°C | | Full-Scale Error | Vwfse | Code = FF <sub>H</sub> | -1.5 | -0.5 | 0 | LSB | | Zero-Scale Error | V <sub>wzse</sub> | Code = 00 H | 0 | +0.5 | +1.5 | LSB | | RESISTOR TERMINALS | | | | | | | | Voltage Range 5 | V <sub>A, B, W</sub> | | Vss | | $V_{DD}$ | v | | Capacitance <sup>6</sup> A, B | C <sub>A, B</sub> | f = 1 MHz, Measured to GND, Code = 80 H | | 45 | | pF | | Capacitance <sup>6</sup> W | Cw | f = 1 MHz, Measured to GND, Code = 80 H | | 60 | | pF | | Shutdown Supply Current 7 | I <sub>DD_SD</sub> | $V_{DD} = 5.5 \text{ V}$ | | 0.01 | 5 | μA | | Common-Mode Leakage | I <sub>CM</sub> | $V_A = V_B = V_{DD}/2$ | | 1 | | nA | | DIGITAL INPUTS AND OUTPUTS | | | | | | | | Input Logic High | V <sub>IH</sub> | | 2.4 | | | v | | Input Logic Low | V <sub>II</sub> . | | | | 0.8 | v | | Input Logic High | V <sub>IH</sub> | $V_{DD} = 3 \text{ V}, V_{SS} = 0 \text{ V}$ | 2.1 | | | v | | Input Logic Low | V <sub>II</sub> | $V_{DD} = 3 \text{ V}, V_{SS} = 0 \text{ V}$ | | | 0.6 | v | | Input Current | I <sub>IL</sub> | V <sub>IN</sub> = 0 V or 5 V | | | ±1 | μA | | Input Capacitance 6 | C <sub>IL</sub> | | | 5 | | pF | | POWERSUPPLIES | | | | | | | | Logic Supply | V <sub>LOGIC</sub> | | 2.7 | | 5.5 | v | | Power Single-Supply Range | V <sub>DD RANGE</sub> | $V_{SS} = 0 \text{ V}$ | -0.3 | | 5.5 | v | | Power Dual-Supply Range | V <sub>DD/SS RANGE</sub> | | ±2.3 | | ±2.7 | v | | Positive Supply Current | I <sub>DD</sub> | $V_{IH} = +5 \text{ V or } V_{IL} = 0 \text{ V}$ | | 15 | 40 | μA | | Negative Supply Current | I <sub>SS</sub> | V <sub>ss</sub> = -5 V | | 15 | 40 | μA | | Power Dissipation 8 | P <sub>DISS</sub> | $V_{IH} = +5 \text{ V or } V_{IL} = 0 \text{ V}, V_{DD} = +5 \text{ V}, V_{SS} = 0 \text{ V}$ | | | 0.2 | mW | | Power Supply Sensitivity | PSS | $\Delta V_{DD}$ = +5 V ± 10%, Code = Midscale | -0.01 | 0.001 | +0.01 | %/% | | | | | | | | | | DYNAMIC CHARACTERISTICS 6,9 | | | | | | | | Bandwidth-3dB | BW_10 kΩ | $R_{AB} = 10 \text{ k}\Omega$ , $Code = 80 \text{ H}$ | ( | 500 | | kHz | | | BW_50 kΩ | $R_{AB} = 50 \text{ k}\Omega$ , $Code = 80 \text{ H}$ | 1 | 100 | | kHz | | Total Harmonic Distortion | THDw | $V_A = 1 \text{ V rms}, V_B = 0 \text{ V}, f = 1 \text{ kHz}, R_{AB} = 10 \text{ k}\Omega$ | ( | 0.003 | | % | | $V_W$ Settling Time (10 k $\Omega$ /50 k $\Omega$ ) | t <sub>s</sub> | V <sub>A</sub> = 5 V, V <sub>B</sub> = 0 V, ± 1 LSB Error Band | | 2/9 | | us | | Resistor Noise Voltage Density | e <sub>N.WB</sub> | $R_{WB} = 5 \text{ k}\Omega, RS = 0$ | | ) | | nV√Hz | | | -M_WB | wp, **** | | | | | #### NOTES $<sup>^{1}</sup>$ Typicals represent average readings at 25°C and $V_{DD}$ = 5 V, $V_{SS}$ = 0 V. <sup>&</sup>lt;sup>2</sup>Resistor position nonlinearity error R-INL is the deviation from an ideal value measured between the maximum resistance and the minimum resistance wiper positions. R-DNL measures the relative step change from ideal between successive tap positions. Parts are guaranteed monotonic. I w = V<sub>DD</sub>/R for both V<sub>DD</sub> = +2.7 V, V<sub>SS</sub> = −2.7 V. $<sup>{}^{3}</sup>V_{AB} = V_{DD}$ , Wiper $(V_{W}) = N_{O}$ connect. <sup>&</sup>lt;sup>4</sup>INL and DNL are measured at V<sub>W</sub> with the RDAC configured as a potentiometer divider similar to a voltage output D/A converter. V<sub>A</sub> = V<sub>DD</sub> and V<sub>B</sub> = 0 V. DNL specification limits of ±1 LSB maximum are Guaranteed Monotonic operating conditions. <sup>&</sup>lt;sup>5</sup>Resistor Terminals A, B, W have no limitations on polarity with respect to each other. <sup>&</sup>lt;sup>6</sup>Guaranteed by design and not subject to production test. <sup>&</sup>lt;sup>7</sup>Measured at the A terminal. A terminal is open-circuited in shutdown mode. <sup>&</sup>lt;sup>8</sup>P<sub>DISS</sub> is calculated from (I<sub>DD</sub> × V<sub>DD</sub>). CMOS logic level inputs result in minimum power dissipation. $<sup>^{9}</sup>$ All dynamic characteristics use $V_{DD} = 5 \text{ V}$ , $V_{SS} = 0 \text{ V}$ . Specifications subject to change without notice. # AD5201 ELECTRICAL CHARACTERISTICS $(V_{DD}=5~V~\pm~10\%,~or~3~V~\pm~10\%,~V_{SS}=0~V,~V_A=+V_{DD},~V_B=0~V,~-40^{\circ}C< T_A<+85^{\circ}C$ unless otherwise noted.) | Parameter | Symbol | Conditions | Min | Typ1 | Max | Unit | |----------------------------------------------------------------------------------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-------|----------|---------| | DC CHARACTERISTICS RHEOSTAT MO | DE | | | | | | | Resistor Differential Nonlinearity 2 | R-DNL | $R_{WR}$ , $V_A = No Connect$ | -0.5 | ±0.05 | +0.5 | LSB | | Resistor Integral Nonlinearity <sup>2</sup> | R-INL | R <sub>WB</sub> , V <sub>A</sub> = No Connect | -1 | ±0.1 | +1 | LSB | | Nominal Resistor Tolerance 3 | $\Delta R_{AR}$ | T <sub>A</sub> = 25°C | | | +30 | % | | Resistance Temperature Coefficient | R <sub>AB</sub> /ΔT | V <sub>AB</sub> = V <sub>DD</sub> , Wiper = No Connect | | 500 | | ppm/°C | | WiperResistance | Rw | V <sub>DD</sub> = 5 V | | 50 | 100 | Ω | | DC CHARACTERISTICS POTENTIOMET | TER DIVIDER | MODE (Specifications apply to all VRs.) | | | | | | Resolution <sup>4</sup> | l N | | 6 | | | Bits | | Differential Nonlinearity 5 | DNL | | _ | ±0.01 | +0.5 | LSB | | Integral Nonlinearity 5 | INL | | -1 | ±0.02 | | LSB | | Voltage Divider Temperature Coefficient | $\Delta V_w/\Delta T$ | Code = 10 H | - | 5 | | ppm/°C | | Full-Scale Error | Vwfse | Code = 20 H | -1/2 | | 0 | LSB | | Zero-Scale Error | VWZSE | Code = 20 H | 0 | +1/4 | +1/2 | LSB | | | * WZSE | Code - oo H | | 11/1 | 11/2 | LOD | | RESISTOR TERMINALS | | | | | | | | Voltage Range <sup>6</sup><br>Capacitance <sup>7</sup> A, B | V <sub>A, B, W</sub> | 6=1 MH= Manusadas CND Codo = 10 | $V_{ss}$ | 45 | $V_{DD}$ | V | | | C <sub>A, B</sub> | f = 1 MHz, Measured to GND, Code = 10 H | | 45 | | pF | | Capacitance <sup>7</sup> W | Cw | f = 1 MHz, Measured to GND, Code = 10 H | | 60 | _ | pF | | Shutdown Supply Current 8 | I <sub>DD_SD</sub> | V <sub>DD</sub> = 5.5 V | | 0.01 | 5 | μA | | Common-Mode Leakage | I <sub>CM</sub> | $V_A = V_B = V_{DD}/2$ | | 1 | | nA | | DIGITALINPUTS AND OUTPUTS | | | | | | | | Input Logic High | V <sub>IH</sub> | | 2.4 | | | V | | Input Logic Low | V <sub>II</sub> . | | | | 0.8 | V | | Input Logic High | V <sub>IH</sub> | $V_{DD} = 3 \text{ V}, V_{SS} = 0 \text{ V}$ | 2.1 | | | V | | Input Logic Low | V <sub>IL</sub> | $V_{DD} = 3 \text{ V}, V_{SS} = 0 \text{ V}$ | | | 0.6 | V | | Input Current | I <sub>IL</sub> | V <sub>IN</sub> = 0 V or 5 V | | | ±1 | μA | | Input Capacitance 7 | C <sub>IL</sub> | | | 5 | | pF | | POWERSUPPLIES | | | | | | | | Logic Supply | V <sub>LOGIC</sub> | | 2.7 | | 5.5 | V | | Power Single-Supply Range | V <sub>DD RANGE</sub> | V <sub>SS</sub> = 0 V | -0.3 | | 5.5 | V | | Power Dual-Supply Range | V <sub>DD/SS RANGE</sub> | | ±2.3 | | ±2.7 | V | | Positive Supply Current | $I_{DD}$ | $V_{IH} = +5 \text{ V or } V_{IL} = 0 \text{ V}$ | | 15 | 40 | μА | | Negative Supply Current | I <sub>SS</sub> | V <sub>SS</sub> = -5 V | | 15 | 40 | μA | | Power Dissipation 9 | P <sub>DISS</sub> | $V_{IH} = +5 \text{ V or } V_{IL} = 0 \text{ V}, V_{DD} = +5 \text{ V}, V_{SS} = -5 \text{ V}$ | | | 0.2 | mW | | Power Supply Sensitivity | PSS | $\Delta V_{DD} = +5 \text{ V} \pm 10\%$ | -0.01 | 0.001 | +0.01 | %/% | | DYNAMIC CHARACTERISTICS 7,10 | | | | | | | | Bandwidth-3dB | BW_10 kΩ | $R_{AB} = 10 \text{ k}\Omega$ , Code = $10 \text{ H}$ | | 600 | | kHz | | | BW_50 kΩ | $R_{AB} = 50 \text{ k}\Omega$ , $Code = 10 \text{ H}$ | | 100 | | kHz | | | _ | 1112 | | | | | | Total Harmonic Distortion | $THD_{w}$ | $V_A = 1 \text{ V rms}, V_B = 0 \text{ V}, f = 1 \text{ kHz}, R_{AB} = 10 \text{ k}\Omega$ | | 0.003 | | % | | Total Harmonic Distortion<br>$V_W$ Settling Time (10 k $\Omega$ /50 k $\Omega$ ) | THD <sub>W</sub> | $V_A = 1 \text{ V rms}, V_B = 0 \text{ V}, f = 1 \text{ kHz}, R_{AB} = 10 \text{ k}\Omega$<br>$V_A = 5 \text{ V}, V_B = 0 \text{ V}, \pm 1 \text{ LSB Error Band}$ | | 0.003 | | ‰<br>us | #### NOTES Specifications subject to change without notice. <sup>&</sup>lt;sup>1</sup>Typicals represent average readings at 25°C and V<sub>DD</sub> = 5 V, V<sub>SS</sub> = 0 V. <sup>&</sup>lt;sup>2</sup> Resistor position nonlinearity error R-INL is the deviation from an ideal value measured between the maximum resistance and the minimum resistance wiper positions. R-DNL measures the relative step change from ideal between successive tap positions. Parts are guaranteed monotonic. I w = V<sub>DD</sub>/R for both V<sub>DD</sub> = +2.7 V, V<sub>SS</sub> = -2.7 V. $<sup>^{3}</sup>V_{AB} = V_{DD}$ , Wiper (V<sub>W</sub>) = No connect. <sup>&</sup>lt;sup>4</sup>Six bits are needed for 33 positions even though it is not a 64-position device. <sup>&</sup>lt;sup>5</sup>INL and DNL are measured at V<sub>W</sub> with the RDAC configured as a potentiometer divider similar to a voltage output D/A converter. V<sub>A</sub> = V<sub>DD</sub> and V<sub>B</sub> = 0 V. DNL specification limits of ±1 LSB maximum are Guaranteed Monotonic operating conditions. <sup>6</sup> Resistor Terminals A, B, W have no limitations on polarity with respect to each other. <sup>&</sup>lt;sup>7</sup>Guaranteed by design and not subject to production test. <sup>&</sup>lt;sup>8</sup> Measured at the A terminal. A terminal is open-circuited in shutdown mode. $<sup>^9</sup>P_{DISS}$ is calculated from ( $I_{DD} \times V_{DD}$ ). CMOS logic level inputs result in minimum power dissipation. $<sup>^{10}</sup>$ All dynamic characteristics use $V_{DD} = 5 \text{ V}$ , $V_{SS} = 0 \text{ V}$ . # | Parameter | Symbol | Conditions | Min | Typ <sup>1</sup> | Max | Unit | |----------------------------------------------------------------------|-----------------------------------|-------------------------|-----|------------------|-----|------| | INTERFACE TIMING CHARACTERISTICS (Applies to All Parts [Notes 2, 3]) | | | | | | | | Input Clock Pulsewidth | t <sub>CH</sub> , t <sub>CL</sub> | Clock Level High or Low | 20 | | | ns | | Data Setup Time | t <sub>DS</sub> | | 5 | | | ns | | Data Hold Time | t <sub>DH</sub> | | 5 | | | ns | | CS Setup Time | t <sub>CSS</sub> | | 15 | | | ns | | CS High Pulsewidth | t <sub>CSW</sub> | | 40 | | | ns | | CLK Fall to CS Fall Hold Time | t <sub>CSH0</sub> | | 0 | | | ns | | CLK Fall to CS Rise Hold Time | t <sub>CSH1</sub> | | 0 | | | ns | | CS Rise to Clock Rise Setup | t <sub>CS1</sub> | | 10 | | | ns | #### NOTES Specifications subject to change without notice. Figure 1a. AD5200 Timing Diagram Figure 1b. AD5201 Timing Diagram Figure 1c. Detail Timing Diagram $<sup>^{1}</sup>$ Typicals represent average readings at 25°C and $V_{\rm DD}$ = 5 V, $V_{SS}$ = 0 V. <sup>&</sup>lt;sup>2</sup>Guaranteed by design and not subject to production test. $<sup>^3</sup>$ See timing diagram for location of measured values. All input control voltages are specified with $t_R = t_F = 2$ ns (10% to 90% of 3 V) and timed from a voltage level of 1.5 V. Switching characteristics are measured using $V_{LOGIC} = 5$ V. #### ABSOLUTE MAXIMUM RATINGS<sup>1</sup> | (T <sub>A</sub> = 25°C, unless otherwise noted) | |-----------------------------------------------------------| | $V_{DD}$ to $V_{SS}$ | | V <sub>DD</sub> to GND | | V <sub>SS</sub> to GND | | $V_A$ , $V_B$ , $V_W$ to GND $V_{SS}$ , $V_{DD}$ | | I <sub>MAX</sub> | | Digital Inputs and Output Voltage to GND 0 V, 7 V | | Operating Temperature Range40°C to +85°C | | Maximum Junction Temperature (T <sub>I</sub> Max) 150°C | | Storage Temperature65°C to +150°C | | Lead Temperature (Soldering, 10 sec) 300°C | | Thermal Resistance θ <sub>JA</sub> , MSOP 200°C/W | | Package Power Dissipation = $(T_I Max - T_A)/\theta_{IA}$ | #### NOTES <sup>1</sup>Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating; functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. <sup>2</sup>Max current is bounded by the maximum current handling of the switches, maximum power dissipation of the package, and maximum applied voltage across any two of the A, B, and W terminals at a given resistance. Please refer to TPC 31 and TPC 32 for detail. #### PIN FUNCTION DESCRIPTIONS | Pin | Name | Description | |-----|-----------------|----------------------------------------------------------------------------------------------------------------------| | 1 | В | B Terminal. | | 2 | V <sub>ss</sub> | Negative Power Supply, specified for opera-<br>tion from 0 V to -2.7 V. | | 3 | GND | Ground. | | 4 | CS | Chip Select Input, Active Low. When $\overline{CS}$ returns high, data will be loaded into the DAC register. | | 5 | SDI | Serial Data Input. | | 6 | CLK | Serial Clock Input, positive edge triggered. | | 7 | SHDN | Active Low Input. Terminal A open circuit.<br>Shutdown controls Variable Resistors of<br>RDAC to temporary infinite. | | 8 | V <sub>DD</sub> | Positive Power Supply (Sum of $V_{DD} + V_{SS} \le 5.5 \text{ V}$ ). | | 9 | W | Wiper Terminal. | | 10 | A | A Terminal. | #### PIN CONFIGURATION ### AD5200/AD5201—Typical Performance Characteristics TPC 1. AD5200 10 kΩ RDNL vs. Code TPC 2. AD5201 10 kΩ RDNL vs. Code -0.03 TPC 4. AD5201 10 kΩ RINL vs. Code TPC 5. AD5200 10 kΩ DNL vs. Code TPC 3. AD5200 10 kΩ RINL vs. Code TPC 7. AD5200 10 kΩ INL vs. Code TPC 8. AD5201 10 kΩ INL vs. Code TPC 6. AD5201 10 kΩ DNL vs. Code TPC 10. Supply Current vs. Temperature TPC 11. Shutdown Current vs. Temperature TPC 9. Supply Current vs. Logic Input Voltage TPC 13. AD5200 10 kΩ Supply Current vs. Clock Frequency TPC 14. AD5200 10 kΩ Supply Current vs. Clock Frequency TPC 12. Wiper ON Resistance vs. V SUPPLY TPC 16. AD5200 10 k $\Omega$ Gain vs. Frequency vs. Code TPC 17. AD5200 50 kΩ Gain vs. Frequency vs. Code TPC 15. Power Supply Rejection Ratio vs. Frequency TPC 19. AD5201 50 kΩ Gain vs. Frequency vs. Code TPC 20. AD5200 -3 dB Bandwidth TPC 21. AD5201 -3 dB Bandwidth TPC 18. AD5201 10 kΩ Gain vs. Frequency vs. Code TPC 22. Normalized Gain Flatness vs. Frequency TPC 23. AD5201 Normalized Gain Flatness vs. Frequency TPC 24. One Position Step Change at Half Scale TPC 25. Large Signal Settling Time TPC 26. Digital Feedthrough vs. Time TPC 27. AD5200 $\Delta V_{WB}/\Delta T$ Potentiometer Mode Temperature Coefficient TPC 28. AD5200 $\Delta R_{WB}/\Delta T$ Rheostat Mode Temperature Coefficient TPC 29. AD5201 Potentiometer Mode Temperature Coefficient TPC 30. AD5201 ∆V<sub>WB</sub>/∆T Potentiometer Mode Tempco TPC 31. AD5200 I<sub>MAX</sub> vs. Code TPC 32. AD5201 I<sub>MAX</sub> vs. Code #### OPERATION The AD5200/AD5201 provide 255 and 33 positions digitally-controlled variable resistor (VR) devices. Changing the programmed VR settings is accomplished by clocking in an 8-bit serial data word for AD5200, and a 6-bit serial data word for AD5201, into the SDI (Serial Data Input) pins. Table I provides the serial register data word format. The AD5200/AD5201 are preset to a midscale internally during power-on condition. In addition, the AD5200/AD5201 contain power shutdown SHDN pins that place the RDAC in a zero power consumption state where the immediate switches next to Terminals A and B are open-circuited. Meanwhile, the wiper W is connected to B terminal, resulting in only leakage current consumption in the VR structure. During shutdown, the VR latch contents are maintained when the RDAC is inactive. When the part is returned from shutdown, the stored VR setting will be applied to the RDAC. Table I. AD5200 Serial-Data Word Format | <b>B</b> 7 | B6 | B5 | <b>B</b> 4 | В3 | B2 | B1 | В0 | |------------|----|----|------------|----|----|----|-----| | <b>D7</b> | D6 | D5 | <b>D</b> 4 | D3 | D2 | D1 | D0 | | MSB | | | | | | | LSB | | 27 | | | | | | | 2º | Table II. AD5201 Serial-Data Word Format | B5* | B4 | В3 | B2 | B1 | <b>B</b> 0 | |-----|----|----|----|----|------------| | D5* | D4 | D3 | D2 | D1 | D0 | | MSB | | | | | LSB | | 25 | | | | | 20 | <sup>\*</sup>Six data bits are needed for 33 positions. #### PROGRAMMING THE VARIABLE RESISTOR Rheostat Operation The nominal resistance of the RDAC between Terminals A and B are available with values of 10 k $\Omega$ and 50 k $\Omega$ . The final two digits of the part number determine the nominal resistance value, e.g., $10 \text{ k}\Omega = 10$ and $50 \text{ k}\Omega = 50$ . The nominal resistance (RAR) of AD5200 has 256 contact points accessed by the wiper terminal. The 8-bit data word in the RDAC latch of AD5200 is decoded to select one of the 256 possible settings. In both parts, the wiper's first connection starts at the B terminal for data 00<sub>H</sub>. This B-terminal connection has a wiper contact resistance of 50 Ω as long as valid V<sub>DD</sub>/V<sub>SS</sub> is applied, regardless of the nominal resistance. For a 10 k $\Omega$ part, the second connection of AD5200 is the first tap point with 89 $\Omega$ [R<sub>WB</sub> = R<sub>AB</sub>/255 + R<sub>W</sub> = 39 $\Omega$ + 50 $\Omega$ ] for data 01H. The third connection is the next tap point representing $78 + 50 = 128 \Omega$ for data $02_H$ . Due to its unique internal structure AD5201 has 5-bit + 1 resolution, but needs a 6-bit data word to achieve the full 33 steps resolution. The 6-bit data word in the RDAC latch is decoded to select one of the 33 possible settings. Data 34 to 63 will automatically be equal to Position 33. The wiper 00<sub>H</sub> connection of AD5201 gives 50 Ω. Similarly, for a 10 k $\Omega$ part, the first tap point of AD5201 yields 363 $\Omega$ for data 01<sub>H</sub>, 675 Ω for data 02<sub>H</sub>. For both AD5200 and AD5201, each LSB data value increase moves the wiper up the resistor ladder until the last tap point is reached. Figures 2a and 2b show the simplified diagrams of the equivalent RDAC circuits. Figure 2a. AD5200 Equivalent RDAC Circuit. 255 positions can be achieved up to Switch SW $_{2}^{N}_{-1}$ . Figure 2b. AD5201 Equivalent RDAC Circuit. Unlike AD5200, 33 positions can be achieved all the way to Switch SW $_2^N$ . The general equation determining the digitally programmed output resistance between W and B is: $$R_{WB}(D) = \frac{D}{255}R_{AB} + 50 \Omega$$ for AD5200 (1) $$R_{WB}(D) = \frac{D}{32}R_{AB} + 50 \Omega$$ for AD5201 (2) where: D is the decimal equivalent of the data contained in RDAC latch. $R_{AB}$ is the nominal end-to-end resistance. R<sub>W</sub> is the wiper resistance contributed by the on-resistance of the internal switch. Note D in AD5200 is between 0 to 255 for 256 positions. On the other hand, D in AD5201 is between 0 to 32 so that 33 positions can be achieved due to the slight internal structure difference, Figure 2b. Again if $R_{AB} = 10 \text{ k}\Omega$ and A terminal can be opened or tied to W, the following output resistance between W to B will be set for the following RDAC latch codes: #### AD5200 Wiper-to-B Resistance | D<br>(DEC) | $R_{WB}$ $(\Omega)$ | Output State | |------------|---------------------|------------------------------------------------| | 255 | 10050 | Full-Scale (R <sub>AB</sub> + R <sub>W</sub> ) | | 128 | 5070 | Midscale | | 1 | 89 | 1 LSB | | 0 | 50 | Zero-Scale (Wiper Contact Resistance) | #### AD5201 Wiper-to-B Resistance | D<br>(DEC) | $R_{WB}$ $(\Omega)$ | Output State | |------------|---------------------|------------------------------------------------------------| | 32<br>16 | 10050<br>5050 | Full-Scale (R <sub>AB</sub> + R <sub>W</sub> )<br>Midscale | | 1 | 363 | 1 LSB | | 0 | 50 | Zero-Scale (Wiper Contact Resistance) | Note that in the zero-scale condition a finite wiper resistance of $50 \Omega$ is present. Care should be taken to limit the current flow between W and B in this state to no more than $\pm 20$ mA to avoid degradation or possible destruction of the internal switch contact. Like the mechanical potentiometer the RDAC replaces, it is totally symmetrical. The resistance between the wiper W and Terminal A also produces a digitally controlled resistance $R_{WA}$ . When these terminals are used, the B terminal should be tied to the wiper. Setting the resistance value for $R_{WA}$ starts at a maximum value of resistance and decreases as the data loaded in the latch is increased in value. The general equation for this operation is: $$R_{WA}(D) = \frac{(255 - D)}{255} R_{AB} + 50 \Omega$$ for AD5200 (3) $$R_{WA}(D) = \frac{(32-D)}{32}R_{AB} + 50\Omega$$ for AD5201 (4) Similarly, D in AD5200 is between 0 to 255, whereas D in AD5201 is between 0 to 32. For $R_{AB} = 10 \text{ k}\Omega$ and B terminal is opened or tied to the wiper W, the following output resistance between W and A will be set for the following RDAC latch codes: #### AD5200 Wiper-to-A Resistance | D<br>(DEC) | $R_{WA}$ $(\Omega)$ | Output State | |------------|---------------------|-------------------------------| | 255 | 50 | Full-Scale (R <sub>W</sub> ) | | 128 | 5030 | Midscale | | 1 | 10011 | 1 LSB | | 0 | 10050 | Zero-Scale $(R_{AB} + R_{W})$ | #### AD5201 Wiper-to-A Resistance | D<br>(DEC) | $R_{WA}$ $(\Omega)$ | Output State | |------------|---------------------|------------------------------------------------| | 32 | 50 | Full-Scale (R <sub>W</sub> ) | | 16 | 5050 | Midscale | | 1 | 9738 | 1 LSB | | 0 | 10050 | Zero-Scale (R <sub>AB</sub> + R <sub>W</sub> ) | The tolerance of the nominal resistance can be ±30% due to process lot dependance. If users apply the RDAC in rheostat (variable resistance) mode, they should be aware of such specification of tolerance. The change in R<sub>AB</sub> with temperature has a 500 ppm/°C temperature coefficient. #### PROGRAMMING THE POTENTIOMETER DIVIDER Voltage Output Operation The digital potentiometer easily generates output voltages at wiper-to-B and wiper-to-A to be proportional to the input voltage at A to B. Unlike the polarity of V<sub>DD</sub> - V<sub>SS</sub>, which must be positive, voltage across A-B, W-A, and W-B can be at either polarity. If ignoring the effects of the wiper resistance for an approximation, connecting A terminal to 5 V and B terminal to ground produces an output voltage at the wiper which can be any value starting at almost zero to almost full scale with the minor deviation contributed by the wiper resistance. Each LSB of voltage is equal to the voltage applied across Terminal AB divided by the $2^N$ -1 and $2^N$ position resolution of the potentiometer divider for AD5200 and AD5201 respectively. The general equation defining the output voltage with respect to ground for any valid input voltage applied to Terminals A and B is: $$V_W(D) = \frac{D}{255} V_{AB} + V_B$$ for AD5200 (5) $$V_W(D) = \frac{D}{32} V_{AB} + V_B$$ for AD5201 (6) where D in AD5200 is between 0 to 255 and D in AD5201 is between 0 to 32. For more accurate calculation, including the effects of wiper resistance, $V_{\rm W}$ can be found as: $$V_W(D) = \frac{R_{WB}(D)}{R_{AB}} V_A + \frac{R_{WA}(D)}{R_{AB}} V_B \qquad (7)$$ where $R_{WB}(D)$ and $R_{WA}(D)$ can be obtained from Equations 1 to 4. Operation of the digital potentiometer in the divider mode results in more accurate operation over temperature. Here the output voltage is dependent on the ratio of the internal resistors and not the absolute values; therefore, the drift reduces to 15 ppm/°C. #### DIGITAL INTERFACING The AD5200/AD5201 contain a standard three-wire serial input control interface. The three inputs are clock (CLK), $\overline{CS}$ , and serial data input (SDI). The positive-edge-sensitive CLK input requires clean transitions to avoid clocking incorrect data into the serial input register. Standard logic families work well. If mechanical switches are used for product evaluation, they should be debounced by a flip-flop or other suitable means. Figure 3 shows more detail of the internal digital circuitry. When $\overline{CS}$ is low, the clock loads data into the serial register on each positive clock edge (see Table III). Figure 3. Block Diagram Table III. Input Logic Control Truth Table | CLK | <del>CS</del> | SHDN | Register Activity | |-----|---------------|--------|-----------------------------------------------------| | L | L | H<br>H | No SR effect.<br>Shift one bit in from the SDI pin. | | X | P | н | Load SR data into RDAC latch. | | X | H<br>H | H | No operation. Open circuit on A terminal and short | | Λ | п | L | circuit between W to B terminals. | NOTE P = positive edge, X = don't care, SR = shift register. All digital inputs are protected with a series input resistor and parallel Zener ESD structure shown in Figure 4. Applies to digital input pins CS, SDI, SHDN, CLK. Figure 4. ESD Protection of Digital Pins Figure 5. ESD Protection of Resistor Terminals #### TEST CIRCUITS Figures 6 to 14 define the test conditions used in the product specification table. Figure 6. Potentiometer Divider Nonlinearity Error Test Circuit (INL, DNL) Figure 7. Resistor Position Nonlinearity Error (Rheostat Operation; R-INL, R-DNL) Figure 8. Wiper Resistance Test Circuit Figure 9. Power Supply Sensitivity Test Circuit (PSS, PSRR) Figure 10. Inverting Gain Test Circuit Figure 11. Noninverting Gain Test Circuit Figure 12. Gain vs. Frequency Test Circuit Figure 13. Incremental ON Resistance Test Circuit Figure 14. Common-Mode Leakage Current Test Circuit