# 12-Bit, 20/40/65 MSPS 3 V A/D Converter Data Sheet AD9235 #### **FEATURES** Single 3 V supply operation (2.7 V to 3.6 V) SNR = 70 dBc to Nyquist at 65 MSPS SFDR = 85 dBc to Nyquist at 65 MSPS Low power: 300 mW at 65 MSPS Differential input with 500 MHz bandwidth On-chip reference and SHA DNL = ±0.4 LSB Flexible analog input: 1 V p-p to 2 V p-p range Offset binary or twos complement data format Clock duty cycle stabilizer ## APPLICATIONS Ultrasound equipment IF sampling in communications receivers IS-95, CDMA-One, IMT-2000 Battery-powered instruments Hand-held scopemeters Low cost digital oscilloscopes #### GENERAL DESCRIPTION The AD9235 is a family of monolithic, single 3 V supply, 12-bit, 20/40/65 MSPS analog-to-digital converters (ADCs). This family features a high performance sample-and-hold amplifier (SHA) and voltage reference. The AD9235 uses a multistage differential pipelined architecture with output error correction logic to provide 12-bit accuracy at 20/40/65 MSPS data rates and guarantee no missing codes over the full operating temperature range. The wide bandwidth, truly differential SHA allows a variety of user-selectable input ranges and offsets including single-ended applications. It is suitable for multiplexed systems that switch full-scale voltage levels in successive channels and for sampling single-channel inputs at frequencies well beyond the Nyquist rate. Combined with power and cost savings over previously available ADCs, the AD9235 is suitable for applications in communications, imaging, and medical ultrasound. A single-ended clock input is used to control all internal conversion cycles. A duty cycle stabilizer (DCS) compensates for wide variations in the clock duty cycle while maintaining excellent overall ADC performance. The digital output data is presented in straight binary or twos complement formats. An out-of-range (OTR) signal indicates an overflow condition that #### FUNCTIONAL BLOCK DIAGRAM Figure 1. can be used with the most significant bit to determine low or high overflow. Fabricated on an advanced CMOS process, the AD9235 is available in a 28-lead TSSOP and a 32-lead LFCSP and is specified over the industrial temperature range (-40°C to +85°C). ## PRODUCT HIGHLIGHTS - The AD9235 operates from a single 3 V power supply and features a separate digital output driver supply to accommodate 2.5 V and 3.3 V logic families. - Operating at 65 MSPS, the AD9235 consumes a low 300 mW. - The patented SHA input maintains excellent performance for input frequencies up to 100 MHz and can be configured for single-ended or differential operation. - 4. The AD9235 pinout is similar to the AD9214-65, a 10-bit, 65 MSPS ADC. This allows a simplified upgrade path from 10 bits to 12 bits for 65 MSPS systems. - The clock DCS maintains overall ADC performance over a wide range of clock pulse widths. - The OTR output bit indicates when the signal is beyond the selected input range. # **SPECIFICATIONS** ## DC SPECIFICATIONS AVDD = 3 V, DRVDD = 2.5 V, maximum sample rate, 2 V p-p differential input, 1.0 V internal reference, T<sub>MIN</sub> to T<sub>MAX</sub>, unless otherwise noted. Table 1. | | | Test | AD92 | 235BRU/ | BCP-20 | AD92 | 235BRU/ | BCP-40 | AD92 | 235BRU/ | BCP-65 | | |----------------------------------------------|------|-------|------|---------|--------|------|---------|--------|------|---------|--------|---------| | Parameter | Temp | Level | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | RESOLUTION | Full | VI | 12 | | | 12 | | | 12 | | | Bits | | ACCURACY | | | | | | | | | | | | | | No Missing Codes Guaranteed | Full | VI | 12 | | | 12 | | | 12 | | | Bits | | Offset Error | Full | VI | | ±0.30 | ±1.20 | | ±0.50 | ±1.20 | | ±0.50 | ±1.20 | % FSR | | Gain Error <sup>1</sup> | Full | VI | | ±0.30 | ±2.40 | | ±0.50 | ±2.50 | | ±0.50 | ±2.60 | % FSR | | Differential Nonlinearity (DNL) <sup>2</sup> | Full | IV | | ±0.35 | ±0.65 | | ±0.35 | ±0.75 | | ±0.40 | ±0.80 | LSB | | | 25°C | 1 | | ±0.35 | | | ±0.35 | | | ±0.35 | | LSB | | Integral Nonlinearity (INL) <sup>2</sup> | Full | IV | | ±0.45 | ±0.80 | | ±0.50 | ±0.90 | | ±0.70 | ±1.30 | LSB | | | 25°C | 1 | | ±0.40 | | | ±0.40 | | | ±0.45 | | LSB | | TEMPERATURE DRIFT | | | | | | | | | | | | | | Offset Error | Full | V | | ±2 | | | ±2 | | | ±3 | | ppm/°C | | Gain Error | Full | V | | ±12 | | | ±12 | | | ±12 | | ppm/°C | | INTERNAL VOLTAGE REFERENCE | | | | | | | | | | | | | | Output Voltage Error (1 V Mode) | Full | VI | | ±5 | ±35 | | ±5 | ±35 | | ±5 | ±35 | mV | | Load Regulation @ 1.0 mA | Full | V | | 0.8 | | | 0.8 | | | 0.8 | | mV | | Output Voltage Error (0.5 V Mode) | Full | V | | ±2.5 | | | ±2.5 | | | ±2.5 | | mV | | Load Regulation @ 0.5 mA | Full | V | | 0.1 | | | 0.1 | | | 0.1 | | mV | | INPUT REFERRED NOISE | | | | | | | | | | | | | | VREF = 0.5 V | 25°C | V | | 0.54 | | | 0.54 | | | 0.54 | | LSB rms | | VREF = 1.0 V | 25°C | V | | 0.27 | | | 0.27 | | | 0.27 | | LSB rms | | ANALOG INPUT | | | | | | | | | | | | | | Input Span, VREF = 0.5 V | Full | IV | | 1 | | | 1 | | | 1 | | V p-p | | Input Span, VREF = 1.0 V | Full | IV | | 2 | | | 2 | | | 2 | | V p-p | | Input Capacitance <sup>3</sup> | Full | V | | 7 | | | 7 | | | 7 | | pF | | REFERENCE INPUT RESISTANCE | Full | V | | 7 | | | 7 | | | 7 | | kΩ | | POWER SUPPLIES | | | | | | | | | | | | | | Supply Voltages | | | | | | | | | | | | | | AVDD | Full | IV | 2.7 | 3.0 | 3.6 | 2.7 | 3.0 | 3.6 | 2.7 | 3.0 | 3.6 | V | | DRVDD | Full | IV | 2.25 | 3.0 | 3.6 | 2.25 | 3.0 | 3.6 | 2.25 | 3.0 | 3.6 | V | | Supply Current | | | | | | | | | | | | | | IAVDD <sup>2</sup> | Full | V | | 30 | | | 55 | | | 100 | | mA | | IDRVDD <sup>2</sup> | Full | V | | 2 | | | 5 | | | 7 | | mA | | PSRR | Full | V | | ±0.01 | | | ±0.01 | | | ±0.01 | | % FSR | | POWER CONSUMPTION | | | | | | | | | | | | | | DC Input⁴ | Full | V | | 90 | | | 165 | | | 300 | | mW | | Sine Wave Input <sup>2</sup> | Full | VI | | 95 | 110 | | 180 | 205 | | 320 | 350 | mW | | Standby Power <sup>s</sup> | Full | V | | 1.0 | | | 1.0 | | | 1.0 | | mW | <sup>&</sup>lt;sup>1</sup> Gain error and gain temperature coefficient are based on the ADC only (with a fixed 1.0 V external reference). <sup>2</sup> Measured at maximum clock rate, f<sub>N</sub> = 2.4 MHz, full-scale sine wave, with approximately 5 pF loading on each output bit. <sup>3</sup> Input capacitance refers to the effective capacitance between one differential input pin and AGND. Refer to Figure 5 for the equivalent analog input structure. <sup>4</sup> Measured with dc input at maximum clock rate. <sup>5</sup> Standby power is measured with a dc input, the CLK pin inactive (i.e., set to AVDD or AGND). ## **DIGITAL SPECIFICATIONS** Table 2. | | | Test | AD92 | 235BRU/ | BCP-20 | AD92 | 235BRU/ | BCP-40 | AD92 | 235BRU/ | BCP-65 | | |----------------------------|------|-------|------|---------|--------|------|---------|--------|------|---------|--------|------| | Parameter | Temp | Level | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | LOGIC INPUTS | | | | | | | | | | | | | | High Level Input Voltage | Full | IV | 2.0 | | | 2.0 | | | 2.0 | | | V | | Low Level Input Voltage | Full | IV | | | 0.8 | | | 0.8 | | | 0.8 | V | | High Level Input Current | Full | IV | -10 | | +10 | -10 | | +10 | -10 | | +10 | μА | | Low Level Input Current | Full | IV | -10 | | +10 | -10 | | +10 | -10 | | +10 | μΑ | | Input Capacitance | Full | V | | 2 | | | 2 | | | 2 | | pF | | LOGIC OUTPUTS <sup>1</sup> | | | | | | | | | | | | | | DRVDD = 3.3 V | | | | | | | | | | | | | | High-Level Output Voltage | Full | IV | 3.29 | | | 3.29 | | | 3.29 | | | V | | $(IOH = 50 \mu A)$ | | | | | | | | | | | | | | High-Level Output Voltage | Full | IV | 3.25 | | | 3.25 | | | 3.25 | | | V | | (IOH = 0.5 mA) | | | | | | | | | | | | | | Low-Level Output Voltage | Full | IV | | | 0.2 | | | 0.2 | | | 0.2 | V | | (IOL = 1.6 mA) | | | | | | | | | | | | | | Low-Level Output Voltage | Full | IV | | | 0.05 | | | 0.05 | | | 0.05 | V | | $(IOL = 50 \mu A)$ | | | | | | | | | | | | | | DRVDD = 2.5 V | | | | | | | | | | | | | | High-Level Output Voltage | Full | IV | 2.49 | | | 2.49 | | | 2.49 | | | V | | $(IOH = 50 \mu A)$ | | | | | | | | | | | | | | High-Level Output Voltage | Full | IV | 2.45 | | | 2.45 | | | 2.45 | | | V | | (IOH = 0.5 mA) | | | | | | | | | | | | | | Low-Level Output Voltage | Full | IV | | | 0.2 | | | 0.2 | | | 0.2 | V | | (IOL = 1.6 mA) | | | | | | | | | | | | | | Low-Level Output Voltage | Full | IV | | | 0.05 | | | 0.05 | | | 0.05 | V | | $(IOL = 50 \mu A)$ | | | | | | | | | | | | | <sup>1</sup> Output voltage levels measured with 5 pF load on each output. ## SWITCHING SPECIFICATIONS Table 3. | | | Test | AD9235BRU/BCP-20 | | | AD9235BRU/BCP-40 | | | AD9235BRU/BCP-65 | | | | |-----------------------------------------------|------|-------|------------------|-----|-----|------------------|-----|-----|------------------|-----|-----|--------| | Parameter | Temp | Level | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | CLOCK INPUT PARAMETERS | | | | | | | | | | | | | | Maximum Conversion Rate | Full | VI | 20 | | | 40 | | | 65 | | | MSPS | | Minimum Conversion Rate | Full | V | | | 1 | | | 1 | | | 1 | MSPS | | CLK Period | Full | V | 50.0 | | | 25.0 | | | 15.4 | | | ns | | CLK Pulse-Width High <sup>1</sup> | Full | V | 15.0 | | | 8.8 | | | 6.2 | | | ns | | CLK Pulse-Width Low <sup>1</sup> | Full | V | 15.0 | | | 8.8 | | | 6.2 | | | ns | | DATA OUTPUT PARAMETERS | | | | | | | | | | | | | | Output Delay <sup>2</sup> (t <sub>PD</sub> ) | Full | V | | 3.5 | | | 3.5 | | | 3.5 | | ns | | Pipeline Delay (Latency) | Full | V | | 7 | | | 7 | | | 7 | | Cycles | | Aperture Delay (ta) | Full | V | | 1.0 | | | 1.0 | | | 1.0 | | ns | | Aperture Uncertainty Jitter (t <sub>i</sub> ) | Full | V | | 0.5 | | | 0.5 | | | 0.5 | | ps rms | | Wake-Up Time <sup>3</sup> | Full | V | | 3.0 | | | 3.0 | | | 3.0 | | ms | | OUT-OF-RANGE RECOVERY TIME | Full | V | | 1 | | | 1 | | | 2 | | Cycles | <sup>&</sup>lt;sup>1</sup> For the AD9235-65 model only, with duty cycle stabilizer enabled. DCS function not applicable for -20 and -40 models. <sup>2</sup> Output delay is measured from CLK 50% transition to DATA 50% transition, with 5 pF load on each output. <sup>&</sup>lt;sup>3</sup> Wake-up time is dependent on value of decoupling capacitors; typical values shown with 0.1 μF and 10 μF capacitors on REFT and REFB. Figure 2. Timing Diagram ## **AC SPECIFICATIONS** AVDD = 3 V, DRVDD = 2.5 V, maximum sample rate, 2 V p-p differential input, $A_{IN}$ = -0.5 dBFS, 1.0 V internal reference, $T_{MIN}$ to $T_{MAX}$ , unless otherwise noted. Table 4. | | | | AD92 | 235BRU/ | BCP-20 | AD92 | 235BRU/ | BCP-40 | AD92 | 235BRU/ | BCP-65 | | |-----------------------------------------|------|------------|------|---------|--------------|------|---------|--------|------|---------------|--------------|------| | Parameter | Temp | Test Level | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | SIGNAL-TO-NOISE RATIO | | | | | | | | | | | | | | finput = 2.4 MHz | 25°C | V | | 70.8 | | | 70.6 | | | 70.5 | | dBc | | finput = 9.7 MHz | Full | IV | 70.0 | 70.4 | | | | | | | | dBc | | | 25℃ | 1 | | 70.6 | | | | | | | | dBc | | f <sub>INPUT</sub> = 19.6 MHz | Full | IV | | | | 69.9 | 70.3 | | | | | dBc | | | 25℃ | 1 | | | | | 70.4 | | | | | dBc | | finput = 32.5 MHz | Full | IV | | | | | | | 68.7 | 69.7 | | dBc | | | 25°C | 1 | | | | | | | | 70.1 | | dBc | | f <sub>INPUT</sub> = 100 MHz | 25°C | V | | 68.7 | | | 68.5 | | | 68.3 | | dBc | | SIGNAL-TO-NOISE RATIO<br>AND DISTORTION | | | | | | | | | | | | | | finput = 2.4 MHz | 25°C | V | | 70.6 | | | 70.5 | | | 70.4 | | dBc | | f <sub>INPUT</sub> = 9.7 MHz | Full | IV | 69.9 | 70.3 | | | | | | | | dBc | | | 25°C | 1 | | 70.5 | | | | | | | | dBc | | finput = 19.6 MHz | Full | IV | | | | 69.7 | 70.2 | | | | | dBc | | | 25°C | 1 | | | | | 70.3 | | | | | dBc | | f <sub>INPUT</sub> = 32.5 MHz | Full | IV | | | | | | | 68.3 | 69.5 | | dBc | | | 25°C | 1 | | | | | | | | 69.9 | | dBc | | finput = 100 MHz | 25°C | V | | 68.6 | | | 68.3 | | | 67.8 | | dBc | | TOTAL HARMONIC DISTORTION | | | | | | | | | | | | | | finput = 2.4 MHz | 25°C | V | | -88.0 | | | -89.0 | | | -87.5 | | dBc | | f <sub>INPUT</sub> = 9.7 MHz | Full | IV | | -86.0 | <b>-79.0</b> | | | | | | | dBc | | | 25℃ | 1 | | -87.4 | | | | | | | | dBc | | finput = 19.6 MHz | Full | IV | | | | | -85.5 | -79.0 | | | | dBc | | | 25°C | 1 | | | | | -86.0 | | | | | dBc | | f <sub>INPUT</sub> = 32.5 MHz | Full | IV | | | | | | | | -81.8 | -74.0 | dBc | | | 25°C | 1 | | | | | | | | -82.0 | | dBc | | f <sub>INPUT</sub> = 100 MHz | 25°C | V | | -84.0 | | | -82.5 | | | <b>-</b> 78.0 | | dBc | | WORST HARMONIC<br>(SECOND OR THIRD) | | | | | | | | | | | | | | f <sub>INPUT</sub> = 9.7 MHz | Full | IV | | -90.0 | -80.0 | | | | | | | dBc | | f <sub>INPUT</sub> = 19.6 MHz | Full | IV | | | | | -90.0 | -80.0 | | | | dBc | | finput = 32.5 MHz | Full | IV | | | | | | | | -83.5 | <b>-74.0</b> | dBc | | | | | AD92 | 235BRU/ | BCP-20 | AD92 | 235BRU | /BCP-40 | AD92 | 35BRU | BCP-65 | | |-------------------------------|------|------------|------|---------|--------|------|--------|---------|------|-------|--------|------| | Parameter | Temp | Test Level | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | SPURIOUS-FREE DYNAMIC RANGE | | | | | | | | | | | | | | finput = 2.4 MHz | 25°C | V | | 92.0 | | | 92.0 | | | 92.0 | | dBc | | finput = 9.7 MHz | Full | IV | 80.0 | 88.5 | | | | | | | | dBc | | | 25℃ | 1 | | 91.0 | | | | | | | | dBc | | f <sub>INPUT</sub> = 19.6 MHz | Full | IV | | | | 80.0 | 89.0 | | | | | dBc | | | 25℃ | 1 | | | | | 90.0 | | | | | dBc | | finput = 32.5 MHz | Full | IV | | | | | | | 74.0 | 83.0 | | dBc | | | 25°C | 1 | | | | | | | | 85.0 | | dBc | | f <sub>INPUT</sub> = 100 MHz | 25°C | V | | 84.0 | | | 85.0 | | | 80.5 | | dBc | ## ABSOLUTE MAXIMUM RATINGS Table 5. | Pin Name | With<br>Respect to | Min | Max | Unit | |---------------|--------------------|-------------|-------------|------| | ELECTRICAL | · | | | | | AVDD | AGND | -0.3 | +3.9 | V | | DRVDD | DGND | -0.3 | +3.9 | V | | AGND | DGND | -0.3 | +0.3 | V | | AVDD | DRVDD | -3.9 | +3.9 | V | | Digital | DGND | -0.3 | DRVDD + 0.3 | V | | Outputs | | | | | | CLK, MODE | AGND | -0.3 | AVDD + 0.3 | V | | VIN+, VIN- | AGND | -0.3 | AVDD + 0.3 | V | | VREF | AGND | -0.3 | AVDD + 0.3 | V | | SENSE | AGND | -0.3 | AVDD + 0.3 | V | | REFB, REFT | AGND | -0.3 | AVDD + 0.3 | V | | PDWN | AGND | -0.3 | AVDD + 0.3 | V | | ENVIRONMENTA | ני | | | | | Operating Ten | nperature | -40 | +85 | °C | | Junction Temp | perature | | 150 | °C | | Lead Tempera | ture (10 sec) | | 300 | °C | | Storage Temp | erature | <b>-</b> 65 | +150 | °C | Absolute maximum ratings are limiting values to be applied individually and beyond which the serviceability of the circuit may be impaired. Functional operability is not necessarily implied. Exposure to absolute maximum rating conditions for an extended period of time may affect device reliability. ### EXPLANATION OF TEST LEVELS | Test<br>Levels | Description | |----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | I | 100% production tested. | | II | 100% production tested at 25°C and sample tested at specified temperatures. | | Ш | Sample tested only. | | IV | Parameter is guaranteed by design and characterization testing. | | V | Parameter is a typical value only. | | VI | 100% production tested at 25°C; guaranteed by design and characterization testing for industrial temperature range; 100% production tested at temperature extremes for military devices. | <sup>&</sup>lt;sup>1</sup> Typical thermal impedances (28-lead TSSOP), θ<sub>M</sub> = 67.7°C/W; (32-lead LFCSP), θ<sub>M</sub> = 32.5°C/W, θ<sub>M</sub> = 32.71°C/W. These measurements were taken on a 4-layer board in still air, in accordance with EIA/JESD51-1. ## **ESD CAUTION** ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although this product features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.